节点文献

基于FPGA的内建自测试的实现研究

Research for Built-In Self-Test Based on FPGA

  • 推荐 CAJ下载
  • PDF下载
  • 不支持迅雷等下载工具,请取消加速工具后下载。

【作者】 胡湘娟何怡刚游望星刘美容

【Author】 Hu xiangjuan1,2,He Yigang2,You Wangxing2,Liu meirong2(1.Department of Information Engineering,Shaoyang univerity,Shaoyang 422004,China;2.College of Electrical & Information Engineering,Hunan University,Changsha 410082,China)

【机构】 邵阳学院信息工程系湖南大学电气与信息工程学院

【摘要】 内建自测试技术源于激励-响应-比较的测试机理,信号可以通过边界扫描传输到芯片引脚,因而即使BIST本身发生故障也可以通过边界扫描进行检测;为了解决大规模SOC芯片设计中BIST测试时间长和消耗面积大的问题,提出了一种用FPGA实现BIST电路的方法,对测试向量发生器、被测内核和特征分析器进行了研究;通过对被测内核注入故障,然后将正常电路和注入故障后的电路分别进行仿真,比较正常响应和实际响应的特征值,如果相等则认为没有故障,否则发生了特定的故障;利用ModelSim SE 6.1f软件仿真结果表明了该方法的正确有效性和快速性。

【Abstract】 BIST technology comes from the test mechanism of stimulus-respond-compare,signal of BIST can be transmitted to chip pin by scan test,so even if BIST itself breaks down also can be measured.A built-in self-test(BIST) methodology for testing inter-switch links of system on chip(SOC) is proposed,which can reduce both test time and test circuit area.An example is proposed to demonstrate BIST based on FPGA.Test pattern generator,circuit under test,character analysis system of built BIST were realized in one chip with FPGA.Then a fault is injected into a normal circuit,and then a simulation is performed on both the normal circuit and the circuit with fault injection.Comparing the characteristic value which is responded normally and the value which is under tested actually,if the two values are equal,there is not trouble,otherwise the specific trouble takes place.ModelSim SE 6.1f software have indicated this method is correct,effective and fast.

【关键词】 内建自测试FPGA线性反馈移位寄存器
【Key words】 BISTFPGALFSR
【基金】 国家自然科学基金项目(50677014);高校博士点基金(20060532002);国家863计划(2006AA04A104);湖南省科技计划项目(06JJ2024);教育部新世纪优秀人才支持计划(NCET-04-0767)资助
  • 【文献出处】 计算机测量与控制 ,Computer Measurement & Control , 编辑部邮箱 ,2009年12期
  • 【分类号】TN407
  • 【被引频次】3
  • 【下载频次】203
节点文献中: