节点文献
验证重用中的监视器设计
The Design of Monitor for Verification Reuse
【摘要】 现代集成电路设计面临着一个困境,一方面是电路设计规模和复杂度的日益增加,另一方面则又面临着来自面市时间的巨大压力。在中等或大规模设计中验证工作往往占总开发工作量的70%以上,缩短验证时间可以有效提高设计的效率。采用基于事务的监视器搭建模块化验证平台,是实现缩短验证时间的有效手段。文中讨论了基于事务的监视器的基本工作原理和设计方法,并介绍了一个具体实例———总线监视器的设计。
【Abstract】 Modern IC design is faced with a dilemma. On the one hand, ASIC and SoC designs are getting more complex; on the other hand, the pressure from TTM is increased. Generally, verification process consumes over 70 percent of the design team’s work. Decreasing verification time make design efficiency increased. Verification reuse methodology is a viable technique to decrease verification time. Transaction-based monitor is an important composition of reusable verification environment. This paper introduce the related theory and the design method of a monitor, then a real-world example ,bus monitor, is also proposed.
- 【文献出处】 微电子学与计算机 ,Microelectronics & Computer , 编辑部邮箱 ,2004年07期
- 【分类号】TN402
- 【被引频次】7
- 【下载频次】56