节点文献

IDEA算法高速密钥生成模块的FPGA实现

High Performance Keys Generator of IDEA for FPGA Implementation

  • 推荐 CAJ下载
  • PDF下载
  • 不支持迅雷等下载工具,请取消加速工具后下载。

【作者】 唐朝伟庄严王恒

【Author】 TANG Chaowei~1 ZHUANG Yan~(*,1,2)WANG Heng~1 (1.College of Communication Engineering Chongqing University,Chongqing 400044; 2.96212 unit,Guangdong 515300)

【机构】 重庆大学通信工程学院96212部队

【摘要】 提出了一种基于FPGA的高速IDEA算法密钥生成方案。详细介绍了IDEA密钥生成模块的子模块的功能划分、设计实现及性能分析,对直接影响速度性能的模乘和模乘逆运算,提出改进的硬件实现结构。在此基础上,设计了新的IDEA密钥生成模块FPGA实现方案以克服其常用结构所存在的缺陷。仿真结果表明,其速度性能有了较大的提高,且该结构能在速度与资源消耗之间取得一个较好的平衡。

【Abstract】 A high performance keys generator of IDEA is presented based on FPGA.Detailed description is given to the division and the design of the sub-function modules of IDEA keys generator,which the time and logic resources consumption analysis of these modules are showed.Modified architectures for both modulo multiplier and inverse modulo multiplier are put forward,which have direct influence on the performance of the speed.On the basis of these,a new structure of IDEA keys generator for FPGA implementation is proposed to overcome the flaw of the common.Results from simulation show that the dedicated structure achieves a higher speed than hefore.And it is a good trade-off between speed and resources consumption.

  • 【文献出处】 世界科技研究与发展 ,World Sci-Tech R$D , 编辑部邮箱 ,2012年03期
  • 【分类号】TN918.4
  • 【下载频次】18
节点文献中: 

本文链接的文献网络图示:

本文的引文网络