节点文献
用90nm CMOS数字工艺实现的低抖动时钟锁相环设计(英文)
A Low Jitter PLL in a 90nm CMOS Digital Process
【摘要】 用90nm CMOS数字工艺设计实现了一个低抖动的时钟锁相环.锁相环不需要"模拟"的电阻和电容,采用金属间的寄生电容作为环路滤波器的电容.测试结果显示,锁相环锁定在1.989GHz时的均方抖动为3.7977ps,周期峰峰值抖动为31.225ps,核心功耗约为9mW.锁相环可稳定输出的频率范围为125MHz到2.7GHz.
【Abstract】 A low jitter phase-locked loop(PLL)that does not need analog resistors and capacitors is designed and fabricated in a 90nm CMOS digital process.The metal parasitic capacitor is used in the PLL loop filter.Test results show that when the PLL is locked on 1.989GHz,the RMS jitter is 3.7977ps,the peak-to-peak jitter is 31.225ps,and the power consumption is about 9mW.The locked output frequency range is from 125MHz to 2.7GHz.
- 【文献出处】 半导体学报 ,Journal of Semiconductors , 编辑部邮箱 ,2008年08期
- 【分类号】TN43
- 【被引频次】8
- 【下载频次】300