节点文献
高速缓冲存储器的设计与实现
Design and Implementation of Cache Memory
【摘要】 随着芯片集成度的提高,在高速CPU与低速内存之间插入有缓冲作用的速度较快、容量较小的高速缓冲存储器,解决了两者速度的平衡和匹配问题,对微处理器整体性能有很大提高。本文从高速缓存的结构和基本理论出发,理论结合实际,介绍了32位高性能、低功耗嵌入式微处理器中高速缓存的实现方法,从RTL设计到版图设计的各个部分进行了论述,并介绍了该模块全定制部分电路和版图的实现。
【Abstract】 The cache between high speed CPU and low speed system memory can provide a primary pool of reusable instructions and data that can access more frequently by the processor, this method will solve the speed matching between CPU and system memory and has a direct effect on the microprocessor performance.This paper introduces the cache design of 32 b embedded CPU with high performance and low power consumption, and describes the implementation of fullcustom circuit and layout in this module.
【关键词】 32位嵌入式CPU;
高速缓存;
基本结构;
全定制;
电路和版图设计;
【Key words】 32 b embedded CPU; cache; basic structure; full custom; circuit and layout design;
【Key words】 32 b embedded CPU; cache; basic structure; full custom; circuit and layout design;
- 【文献出处】 现代电子技术 ,Modern Electronic Technique , 编辑部邮箱 ,2005年18期
- 【分类号】TP333
- 【被引频次】7
- 【下载频次】271