节点文献
Viterbi译码器的FPGA设计实现与优化
FPGA implementation and optimization of Viterbi decoder
【摘要】 在分析Viterbi译码算法基础上,采用一种新的流水结构设计Viterbi译码器的ACS模块.合理安排幸存路径的读写,采用单指针回溯算法译码输出,最终在XilinxISE上完成了约束长度为9的Viterbi译码器的FPGA设计.仿真实验结果表明,设计的译码器在资源消耗上有较大优势.
【Abstract】 On the basis of Viterbi algorithm, a novel pipeline architecture of ACS module and a reasonable arrangement method of survive paths are present in this paper. And the output of the decoder is based on one-pointer algorithm. The FPGA design of the decoder is implemented on Xilinx ISE .The experiment results show such design is reasonable and can save hardsware resources.
- 【文献出处】 西安工程科技学院学报 ,Journal of Xian University Engineering Science and Technology , 编辑部邮箱 ,2005年01期
- 【分类号】TN792
- 【被引频次】2
- 【下载频次】192